DocumentCode :
3470645
Title :
RTL satisfiability solving using an ATPG based approach
Author :
Chen, Minchuan ; Wu, Weimin ; Bian, Jinian
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
Volume :
2
fYear :
2005
fDate :
24-27 Oct. 2005
Firstpage :
910
Lastpage :
914
Abstract :
We present a special approach to solving satisfiability problem in RTL (register transfer level) circuit, which contains both Boolean logics and word-level arithmetics. In our approach, an ATPG (automatic test pattern generation) based satisfiability solver is implemented on RTL netlist model. As expert tool for circuits, our ATPG engine employs fast constraint propagation, where all the signals are treated as integers. For the undecided signals, we render a depth-first search. The huge search space is cut down by some heuristics. Experimental results on ITC benchmarks demonstrate the feasibility and efficiency of our techniques.
Keywords :
Boolean algebra; automatic test pattern generation; logic testing; Boolean logics; RTL netlist model; automatic test pattern generation; register transfer level circuit; satisfiability solving; word-level arithmetics; Automatic test pattern generation; Binary decision diagrams; Boolean functions; Computer science; Digital arithmetic; Electronic design automation and methodology; Engines; Formal verification; Logic circuits; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2005. ASICON 2005. 6th International Conference On
Print_ISBN :
0-7803-9210-8
Type :
conf
DOI :
10.1109/ICASIC.2005.1611475
Filename :
1611475
Link To Document :
بازگشت