Title :
Frontend model generation for SAT-based property checking
Author :
Wedler, Markus ; Stoffel, Dominik ; Kunz, Wolfgang
Author_Institution :
Dept. of Electr. & Comput. Eng., Kaiserslautern Univ., Germany
Abstract :
This paper provides an overview on recently developed model generation techniques for SAT-based property checking. To overcome limitations of SAT-based property checking, we suggest to tailor synthesis procedures in the frontend of the property checker towards the verification algorithms used in the backend. This paradigm has been applied to two different design categories. As a first example, for control intensive designs with many interacting state machines, appropriate state encoding can facilitate the representation of state sets. As a second example, for arithmetic datapath verification, we suggest to synthesize an arithmetic bit level description to enable normalization techniques in the backend. We demonstrate the usefulness of our approach by means of industrial test cases.
Keywords :
computability; electronic design automation; logic testing; SAT-based property checking; arithmetic datapath verification; state machines; verification algorithms; Arithmetic; Circuit synthesis; Circuit testing; Electronic design automation and methodology; Electronic equipment testing; Electronics industry; Encoding; Engines; Safety; Sequential circuits;
Conference_Titel :
ASIC, 2005. ASICON 2005. 6th International Conference On
Print_ISBN :
0-7803-9210-8
DOI :
10.1109/ICASIC.2005.1611476