DocumentCode :
3470735
Title :
Fast Settling and Low Phase Noise Synthesizer and VCO Design
Author :
Li, Larry B. ; Cao, Jiang ; Wu, Scott ; Kong, Victor
Author_Institution :
UWAVE Technol., Inc., Irvine, CA
fYear :
2006
fDate :
23-26 Oct. 2006
Firstpage :
1530
Lastpage :
1533
Abstract :
This paper describes a new design approach to reduce settling time without significantly enlarging PLL bandwidth, hence, getting a better phase noise performance. The PLL settling time is a function of loop bandwidth, jumping frequency and frequency tolerance. The jumping frequency from initial state to the final settling state can be minimized by VCO calibration before PLL start. Frequency locked loop (FLL) as VCO calibration can set the VCO frequency near by the final frequency within a short time. The PLL can settle quickly without widening the loop bandwidth. Combining the FLL, PLL, and VCO design techniques can reduce locking time without sacrificing phase noise performance. The new design scheme can relax the fundamental trade-off between PLL bandwidth and settling time
Keywords :
frequency locked loops; phase locked loops; phase noise; voltage-controlled oscillators; PLL settling time; VCO calibration; VCO design; fast settling; frequency locked loop; frequency tolerance; jumping frequency; loop bandwidth; low phase noise synthesizer; Bandwidth; Charge pumps; Delta modulation; Frequency locked loops; Frequency synthesizers; Noise cancellation; Phase frequency detector; Phase locked loops; Phase noise; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
Type :
conf
DOI :
10.1109/ICSICT.2006.306279
Filename :
4098462
Link To Document :
بازگشت