DocumentCode :
3471806
Title :
Process induced damages from various integrated circuit interconnection designs - limitations of antenna rule under practical integrated circuit layout practice
Author :
Mercier, Jerome ; Dao, Thuy ; Flechner, Henri ; Jean, Beluch ; Oscar, De Barros ; Aum, Paul K.
Author_Institution :
Motorola Semicond. Products Sector, Toulouse, France
fYear :
2003
fDate :
24-25 April 2003
Firstpage :
162
Lastpage :
167
Abstract :
The accelerated process induced damage (PID) effect on MOS integrated circuit (IC) devices is observed depending on various IC interconnection line layout/design configurations related to non-gate transistor terminals - such as source, drain, well, and substrate. This phenomenon can occur even when the antenna sizes of the interconnection lines connected to each of the gate terminals (i.e. gate antennas) are small and meet the antenna rule. Without these various interconnection configurations to other terminals, no PID effect occurs. To analyze this phenomena in depth, a set of test structures is designed utilizing basic IC building block circuits - such as inverter, logic gates, registers and amplifiers - with small antennas connected to the specific circuit node(s) at various distances from each transistor. IC process induced charging is observed to activate transistors electrically and, hence, operates the circuits erratically. This phenomenon causes the accelerated PID effect. A set of selected examples of these test structures based on inverter circuits is presented. The test data show the accelerated PID effect on MOS transistors even with small gate antennas with a 5 0 to 1 antenna ratio.
Keywords :
CMOS digital integrated circuits; MOSFET; integrated circuit interconnections; integrated circuit layout; logic gates; plasma materials processing; radiation effects; semiconductor device testing; surface charging; IC building block circuits; IC process induced charging; MOS integrated circuit devices; MOS transistors; accelerated process induced damage effect; antenna rule; antenna rule limitations; antenna sizes; gate antennas; gate terminals; integrated circuit interconnection designs; integrated circuit layout practice; inverter circuits; logic gates; nongate transistor terminals; process induced damage; test structures; transistor electrical activation; Acceleration; Circuit testing; Integrated circuit interconnections; Integrated circuit layout; Integrated circuit testing; Inverters; Logic gates; Logic testing; MOS integrated circuits; MOSFETs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Plasma- and Process-Induced Damage, 2003 8th International Symposium
Print_ISBN :
0-7803-7747-8
Type :
conf
DOI :
10.1109/PPID.2003.1200948
Filename :
1200948
Link To Document :
بازگشت