DocumentCode :
3471811
Title :
Sub-1-V CMOS Bandgap using Forward Body Bias of the PMOS Differential Pair for Reduction of the Threshold Voltages
Author :
Killat, Dirk
Author_Institution :
Dialog Semicond.
fYear :
2006
fDate :
23-26 Oct. 2006
Firstpage :
1692
Lastpage :
1694
Abstract :
A low voltage bandgap for 180 nm and 130 nm CMOS processes using standard threshold transistors and a forward body bias technique of the PMOS differential input pair is presented. The bandgap uses the current mode approach to generate a reference voltage below the silicon bandgap. The source-bulk-junction of the PMOS differential input is forward biased to lower the threshold voltage. The forward biasing switches on the parasitic bipolar comprising source, bulk and substrate, which reduces the bias current of the differential pair. This problem is considered during design and a new circuit is developed that compensates for the reduced bias current by adjusting the load current of the differential stage. The bandgap output voltage is 600 mV and consumes a supply current of only 9.5 muA
Keywords :
CMOS analogue integrated circuits; current-mode circuits; low-power electronics; reference circuits; 130 nm; 180 nm; 600 mV; 9.5 muA; PMOS differential pair; forward biasing switches; forward body bias; low voltage bandgap; reference voltage; source-bulk-junction; standard threshold transistors; sub-1V CMOS bandgap; threshold voltage reduction; Bipolar transistors; CMOS process; Circuits; Current measurement; Diodes; Low voltage; Photonic band gap; Temperature dependence; Temperature distribution; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
Type :
conf
DOI :
10.1109/ICSICT.2006.306374
Filename :
4098513
Link To Document :
بازگشت