DocumentCode :
3472632
Title :
Statistical Modeling and Design
Author :
Luk, Timwah ; Potts, David
Author_Institution :
Fairchild Semicond. Corp., South Portland, ME
fYear :
2006
fDate :
23-26 Oct. 2006
Firstpage :
1845
Lastpage :
1848
Abstract :
New technologies are continually being developed that enable designers to create faster, more complex circuits, packed within a shrinking die. However, along with the promise of speed and density comes the challenge of variability, as intradie device mismatch looms proportionately greater. To deliver new products in a timely and cost effective manner, the designer must have the methods and tools to validate the robustness of his design before committing it to silicon. This paper will discuss how statistical models can be implemented via Spectre models customized for the cadence analog design environment
Keywords :
integrated circuit modelling; statistical analysis; Spectre models; cadence analog design; complex circuits; device mismatch; statistical design; statistical modeling; variability; Capacitance; Circuit optimization; Circuit synthesis; Costs; Delay; Design engineering; Drives; Process design; Robustness; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
Type :
conf
DOI :
10.1109/ICSICT.2006.306463
Filename :
4098559
Link To Document :
بازگشت