Title :
Predictable design of low power systems by pre-implementation estimation and optimization
Author_Institution :
Oldenburg Univ., Germany
Abstract :
Each year tens of billions of Dollars are wasted by the microelectronics industry because of missed deadlines and delayed design projects. These delays are partially due to design iterations many of which could have been avoided if the low level ramifications of high level design decisions, at the architecture- and algorithmic-level would have been known before the time consuming and tedious RT- and lower level implementation started. In this contribution we present a system-level design flow and respective EDA support tools for low power designs. We analyze the requirements for such a design technology, which shifts more responsibility to the system architect. We exemplify this approach with a design flow for low power systems. The architecture of an algorithm-level power estimation tool is presented together with some use cases based on an EDA product which has been commercially developed from the research results of several collaborative projects funded by the Commission of the European Community.
Keywords :
circuit optimisation; electronic design automation; low-power electronics; systems analysis; algorithmic-level; architecture-level; design iteration; high level design decision; low power system design; microelectronics industry; optimization; power estimation tool; preimplementation estimation; system-level design flow; Algorithm design and analysis; Costs; Delay effects; Delay estimation; Design engineering; Design optimization; Electronic design automation and methodology; Microelectronics; Power systems; Process design;
Conference_Titel :
Design Automation Conference, 2004. Proceedings of the ASP-DAC 2004. Asia and South Pacific
Print_ISBN :
0-7803-8175-0
DOI :
10.1109/ASPDAC.2004.1337531