Title :
Efficient Optimization Methodology in Early-Stage Design of Mesh-structured On-Chip Power/Ground (P/G) Networks
Author_Institution :
Dept. of Electron., Beijing Normal Univ.
Abstract :
Due to decreasing supply voltages and increasing power consumption of today´s VLSI chips, IR drops on on-chip power/ground (P/G) grids have to be explicitly considered during floorplanning stage in the today´s physical design flow. It is therefore very important to adjust the double-mesh P/G grids in the floorplanning for efficiently minimizing the worst-case IR drop subject to limited routing resource in early-stage P/G network design of high-end chips. In this paper, the author presented a novel feasible methodology to efficiently optimize the problem of mesh-structured center-bumped P/G grids under given routing resources. In Zhang, L-H and Luo, Z-Y, 2004, they have proposed the approximate current distribution (ACD) simulation method and the OS_SMACD optimization approach for early-stage single-level P/G meshes. In this work, a feasible theory is induced to directly compute the optimal solutions OS_DMACD for practical double-mesh P/G grids of high-end chips. Experimental results show that OS_DMACD matches very well with the exact counterparts inefficiently obtained with ICCG, which can leads to significant speedup in the today IR-drop aware floorplanning
Keywords :
VLSI; integrated circuit layout; ICCG; OS_DMACD; VLSI chips; approximate current distribution; floorplanning; network design; on-chip power-ground networks; Computational modeling; Current distribution; Design methodology; Design optimization; Energy consumption; Network-on-a-chip; Optimization methods; Routing; Very large scale integration; Voltage;
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
DOI :
10.1109/ICSICT.2006.306504