DocumentCode :
3473209
Title :
Rate analysis for streaming applications with on-chip buffer constraints
Author :
Maxiaguine, Alexander ; Kunzli, Simon ; Chakraborty, Samarjit ; Thiele, Lothar
Author_Institution :
ETH Zurich, Switzerland
fYear :
2004
fDate :
27-30 Jan. 2004
Firstpage :
131
Lastpage :
136
Abstract :
While mapping a streaming (such as multimedia or network packet processing) application onto a specified architecture, an important issue is to determine the input stream rates that can be supported by the architecture for any given mapping. This is subject to typical constraints such as on-chip buffers should not overflow, and specified play out buffers (which feed audio or video devices) should not underflow, so that the quality of the audio/video output is maintained. The main difficulty in this problem arises from the high variability in execution times of stream processing algorithms, coupled with the bursty nature of the streams to be processed. We present a mathematical framework for such a rate analysis for streaming applications, and illustrate its feasibility through a detailed case study of a MPEG-2 decoder application. When integrated into a tool for automated design-space exploration, such an analysis can be used for fast performance evaluation of different stream processing architectures.
Keywords :
buffer storage; performance evaluation; system-on-chip; MPEG-2 decoder application; audio-video output quality; automated design-space exploration; on-chip buffer constraints; performance evaluation; rate analysis; stream processing algorithm; Buffer storage; Costs; Energy consumption; Feeds; Handheld computers; Mobile handsets; Network-on-a-chip; Streaming media; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2004. Proceedings of the ASP-DAC 2004. Asia and South Pacific
Print_ISBN :
0-7803-8175-0
Type :
conf
DOI :
10.1109/ASPDAC.2004.1337553
Filename :
1337553
Link To Document :
بازگشت