Title :
A Novel Hybrid FPGA Architecture
Author :
Chen, Li-Guang ; Wang, Kan-Wen ; Lai, Jin-mei ; Tong, Jia-Rong
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai
Abstract :
In this paper, a new hybrid field programmable gate array (FPGA) architecture is proposed. The logic tile, which consists of a logic cluster and related connection boxes (CBs), can be configured as either programmable logic arrays (PLAs) or look-up tables (LUTs). This architecture can be classified as AND-LUT array. PLAs are suitable for the implementation of large fan-in logic circuits, while LUTs are used to implement low fan-in logic circuits. As a result, the proposed hybrid FPGA architecture (HFA) is more flexible to improve logic density. Experimental results based on MCNC benchmark circuits were performed between the hybrid architecture and conventional LUT-based symmetrical FPGA architecture in term of area consumption. Preliminary results indicate that 46% chip area is reduced using the new architecture
Keywords :
field programmable gate arrays; integrated circuit design; logic design; table lookup; AND-LUT array; benchmark circuits; connection boxes; fan-in logic circuits; hybrid FPGA architecture; hybrid field programmable gate array architecture; logic cluster; logic density; look-up tables; programmable logic arrays; Application specific integrated circuits; Digital systems; Field programmable gate arrays; Logic circuits; Logic devices; Programmable logic arrays; Routing; Switches; Table lookup; Tiles;
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
DOI :
10.1109/ICSICT.2006.306537