DocumentCode :
3473322
Title :
Energy/Performance/Area Tradeoffs in Nanometer FPGA Segmented Routing Architecture
Author :
Tu, Rui ; Shao, Bing-Xian
Author_Institution :
National Microanalysis Center, Fudan Univ., Shanghai
fYear :
2006
fDate :
23-26 Oct. 2006
Firstpage :
1954
Lastpage :
1956
Abstract :
Power is becoming a crucial design constraint for nanometer FPGAs. In this paper, we investigate the FPGA routing architectures on determining the best distribution of routing segment length considering energy, performance and area tradeoffs. We present evaluations on two new Vdd-programmable architectures and found that the best FPGA architecture uses Vdd-programmable clusters and Vdd-gateable interconnects. Compared to the baseline architecture, our best architecture reduces the minimal energy-delay-area product by 33.4%. Our experimental results also show that routing segment of length 3 gives the lowest energy consumption and the best energy-delay -area tradeoff, for all the evaluated architecture classes
Keywords :
field programmable gate arrays; logic design; nanotechnology; network routing; FPGA routing architectures; Vdd-gateable interconnects; Vdd-programmable architectures; Vdd-programmable clusters; energy-delay-area product; nanometer FPGA; routing segment; Delay; Digital systems; Energy consumption; Fabrics; Field programmable gate arrays; Integrated circuit interconnections; Power engineering and energy; Programmable logic arrays; Routing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
Type :
conf
DOI :
10.1109/ICSICT.2006.306539
Filename :
4098591
Link To Document :
بازگشت