DocumentCode :
3473536
Title :
An all digital phase-locked loop based on double edge triggered flip-flop
Author :
Shan, Chang-Hong ; Chen, Zhong-ze ; Wang, Yen
Author_Institution :
Coll. of Electron. & Electr. Eng., Nanhua Univ.
fYear :
2006
fDate :
2006
Firstpage :
1990
Lastpage :
1992
Abstract :
In this paper an all digital phase-locked loop (ADPLL) that is based on double edge triggered D-flip-flops (DETDFF) was proposed. By using DETDFF, the functions of bi-directional zero crossing sample and phase detection, which are key issues in the designing process of ADPLL with several new important characteristics, were implemented. In addition, the run speed of each part in the loop was enhanced to twice the conventional, while the clock frequency of the digital controlled oscillator (DCO) is half the past. An ADPLL system was designed by using very high speed integrated circuit hardware description language (VHDL) and implemented on a prototype based on a chip of VIRTEX FPGA VCU400BG432. And simulation and experimental results demonstrate that the proposed system is characteristic of its high lock speed, low power dissipation, simple system structure and easy system integration. It needs only few modifications in VHDL codes to be used in other systems, which remarkably reduces the difficult degree in ADPLL design and evidently shortens the time period of ADPLL system design. Specially, it can be used as IP (intellectual property) cores with applications to the design of system-on-chip (SOC)
Keywords :
digital phase locked loops; field programmable gate arrays; flip-flops; hardware description languages; phase detectors; very high speed integrated circuits; ADPLL system; DETDFF; FPGA; SOC; VHDL codes; all digital phase-locked loop; bidirectional zero crossing; digital controlled oscillator; double edge triggered D-flip-flops; hardware description language; intellectual property cores; phase detection; system-on-chip; very high speed integrated circuit; Bidirectional control; Clocks; Digital control; Digital-controlled oscillators; Flip-flops; Frequency; Phase detection; Phase locked loops; Process design; Very high speed integrated circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
Type :
conf
DOI :
10.1109/ICSICT.2006.306550
Filename :
4098602
Link To Document :
بازگشت