DocumentCode :
3473685
Title :
Efficient VLSI Design and Implementation of Integer Motion Estimation for H.264 SDTV Encoder
Author :
Peng, Chun-Gan ; Yu, Dun-Shan ; Cao, Xi-Xin ; Sheng, Shi-Min
Author_Institution :
Dept. of Microelectron., Peking Univ., Beijing
fYear :
2006
fDate :
23-26 Oct. 2006
Firstpage :
2019
Lastpage :
2021
Abstract :
In this paper, the VLSI hardware complexity for H.264 integer motion estimation is analyzed, several hardware-reduction techniques are investigated and a Sot-SAD-Tree VLSI structure based on SAD-Tree is proposed. Using this Sot-SAD-Tree structure, the whole data path width is reduced to 50%, and the H.264 encoder with large frame and complex motion vector can be VLSI implementation with acceptable hardware cost. Finally, a complete H.264 SDTV integer motion estimation VLSI architecture with 16times256 parallelism is designed and implemented
Keywords :
VLSI; codecs; digital television; motion estimation; video coding; H.264 SDTV encoder; Sot-SAD-Tree; VLSI design; hardware-reduction techniques; integer motion estimation; sum of absolute difference; Bellows; Cost function; Fellows; Frequency; Hardware; Logic arrays; Microelectronics; Motion estimation; Parallel processing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
Type :
conf
DOI :
10.1109/ICSICT.2006.306580
Filename :
4098611
Link To Document :
بازگشت