DocumentCode :
3473738
Title :
A Novel Parallel Processing Architecture for Deblocking Filter in H.264 Using Vertical MB Filtering Order
Author :
Zhao, Yue-Xi ; Jiang, An-Ping
Author_Institution :
Dept. of Microelectron., Peking Univ., Beijing
fYear :
2006
fDate :
2006
Firstpage :
2028
Lastpage :
2030
Abstract :
An efficient parallel processing method for deblocking filter design in H.264 video coding standard is presented in this paper. In order to reduce the memory reference and make the intermediate data reused as soon as possible, an advanced filtering order is taken, and read/write operation on external memory is executed in parallel with filtering computation. Furthermore, preloading operation is taken to reduce complexity of memory structure, and vertical MB processing order is used for improving the efficiency of intermediate data reuse. As a result, the processing cycles of the proposed architecture with single-port memory architecture is reduced by 80.5% compared with the advanced architecture of previous proposals
Keywords :
VLSI; filters; parallel processing; video coding; H.264 video coding; deblocking filter; parallel processing; vertical MB filtering order; Automatic voltage control; Computer architecture; Concurrent computing; Decoding; Filtering; Filters; Memory architecture; Parallel processing; Proposals; Read-write memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
Type :
conf
DOI :
10.1109/ICSICT.2006.306583
Filename :
4098614
Link To Document :
بازگشت