DocumentCode :
3473810
Title :
Data Path Design of an Embedded MCU Core
Author :
Huo, Fang ; Wang, Zu-Qiang ; Zhou, Jian-Hong ; Xie, Yi
Author_Institution :
Sch. of Inf. Sci. & Eng., Shandong Univ., Jinan
fYear :
2006
fDate :
23-26 Oct. 2006
Firstpage :
2034
Lastpage :
2036
Abstract :
In this paper, the MCU core is partitioned into data path units and control units. Since the data path is one of the key factors that influence the performance of MCU, much effort has invested to its design. A data path model is elaborately designed. ALU is optimized using operand isolation for power reduction. Four-level read scheme is adopted for general purpose registers design in order to reduce the fan-out of the data bus. The HDL models for the bidirectional data bus and the design of special function registers are also presented. Experiments showed that the design implementation and optimization were very successful
Keywords :
embedded systems; hardware description languages; logic design; microcontrollers; system buses; ALU; HDL models; MCU core; bidirectional data bus; control units; data path; four-level read scheme; general purpose registers; microcontroller unit; operand isolation; power reduction; special function registers; Energy consumption; Ground penetrating radar; Hardware design languages; Isolation technology; Multiplexing; Power system modeling; Registers; Switching circuits; Vehicle dynamics; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
Type :
conf
DOI :
10.1109/ICSICT.2006.306585
Filename :
4098616
Link To Document :
بازگشت