DocumentCode :
3474341
Title :
FPGA based DPA-resistant Unified Architecture for Signcryption
Author :
Wang, Yi ; Leiwo, Jussipekka ; Srikanthan, Thambipillai ; Yu, Yu
Author_Institution :
Sch. of Comput. Eng., Nanyang Technol. Univ., Singapore
fYear :
2006
fDate :
10-12 April 2006
Firstpage :
571
Lastpage :
572
Abstract :
Signcryption is a cryptographic primitive supporting both confidentiality and authentication. This paper proposes a DPA-resistant unified architecture for signing, encryption and signcryption with high performance and area-efficiency. Modular exponentiation is the main operation of RSA and ECC and also the key part of implementing signcryption. A unified signed adder is proposed to address the possible method to unify the modular exponentiation on GF(p) field and GF(2p ) field. Our simulation results show that the overall speed (maximum frequency of 1024 key length for RSA and 160 key length for ECC) can be increased approximately 28% of the existing design when our proposed design ported to FPGA with the utilization of 4355 CLBs
Keywords :
authorisation; cryptography; data privacy; field programmable gate arrays; DPA-resistant unified architecture; FPGA; GF(2p) field; GF(p) field; authentication; cryptography; data confidentiality; modular exponentiation; signcryption; Authentication; Computer architecture; Elliptic curve cryptography; Embedded computing; Embedded system; Field programmable gate arrays; Hardware; Logic; Microprogramming; Public key cryptography;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Technology: New Generations, 2006. ITNG 2006. Third International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7695-2497-4
Type :
conf
DOI :
10.1109/ITNG.2006.66
Filename :
1611657
Link To Document :
بازگشت