DocumentCode :
3474391
Title :
Design of Adiabatic SRAM Based on CTGAL Circuit
Author :
Yu, Jun-Jun ; Wang, Peng-Jun
Author_Institution :
Inst. of Circuits & Syst., Ningbo Univ.
fYear :
2006
fDate :
23-26 Oct. 2006
Firstpage :
2118
Lastpage :
2120
Abstract :
A new adiabatic logic circuit adopting two-phase power clocks - clocked transmission gate adiabatic logic (CTGAL) circuit was presented. CTGAL circuit was used to design a novel adiabatic SRAM, and its bootstrapped NMOS transistors and CMOS-latch structure could recover the charge of large switching capacitances on word-lines, write bit-lines, sense amplified lines and address decoders in a fully adiabatic manner. Using the parameters of TSMC 0.25mum CMOS device, the adiabatic SRAM based on CTGAL circuit was simulated by HSPICE. The simulation results indicated that this SRAM had correct logic function and the character of clearly low power
Keywords :
CMOS integrated circuits; MOSFET; SPICE; SRAM chips; logic circuits; 0.25 micron; CMOS latch structure; CTGAL circuit; HSPICE; NMOS transistors; TSMC; adiabatic SRAM; bootstrapped; clocked transmission gate adiabatic logic; logic circuit; two phase power clocks; Capacitance; Circuit simulation; Clocks; Decoding; Logic circuits; Logic functions; Logic gates; MOSFETs; Random access memory; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
Type :
conf
DOI :
10.1109/ICSICT.2006.306634
Filename :
4098643
Link To Document :
بازگشت