DocumentCode :
3474396
Title :
Practical methodology of post-layout gate sizing for 15% more power saving
Author :
Miura, Noriyuki ; Kato, Naoki ; Kuroda, Tadahiro
Author_Institution :
Dept. of Electron. & Electr. Eng., Keio Univ., Japan
fYear :
2004
fDate :
27-30 Jan. 2004
Firstpage :
434
Lastpage :
437
Abstract :
We present a practical methodology of post-layout gate sizing for power reduction. Wire capacitance presumed in logic synthesis typically contains excessive margin for better timing closure in layout design. Power waste due to this can be reduced by post-layout gate sizing based on information obtained by backannotation. Here, we discuss a theory of optimal gate sizing in a signal path with surplus timing. We also, propose a practical design methodology where standard cells are reselected from a cell library by the theory, replaced by engineering change order, and timing constraints are verified by a static timing analyzer. We have applied the methodology to a 700k-gate commercial application processor for 3G cellular phones. Even though the original design was optimized for 133MHz, 170mW operation in a 0.18μm CMOS technology, power dissipation was further squeezed by 15% in combinational logic without compromising the performance.
Keywords :
VLSI; circuit layout CAD; integrated circuit design; optimisation; 3G cellular phone; 700k-gate commercial application processor; backannotation; layout design; logic synthesis; optimal gate sizing; post-layout gate sizing; power reduction; wire capacitance; CMOS technology; Capacitance; Design engineering; Design methodology; Libraries; Logic design; Power engineering and energy; Signal synthesis; Timing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2004. Proceedings of the ASP-DAC 2004. Asia and South Pacific
Print_ISBN :
0-7803-8175-0
Type :
conf
DOI :
10.1109/ASPDAC.2004.1337614
Filename :
1337614
Link To Document :
بازگشت