DocumentCode :
3474926
Title :
High Speed Clocked FIFOs Yield Lower System Cost And Higher Performance
Author :
Shamshirian, Mike ; Nanduri, Bhanu
Author_Institution :
Integrated Device Technology, Inc.
fYear :
1991
fDate :
16-18 April 1991
Firstpage :
138
Lastpage :
141
Abstract :
The proliferation of high speed RISC and CISC microprocessors has resulted in an increased demand for high speed data buffers. Standard First-in-First-Out (FIFO) memories have fulfilled a portion of the system´s speed requirements, however new systems require faster and easier to design devices. First-in-First-Out (FIFO) memories were first introduced over five years ago. Since their introduction, FIFOs have evolved from a register based cell array to a dual ported RAM cell array. This evolution resulted in a major performance improvement. In recent years, many new FIFOs have been introduced. Aside from higher density version of the existing parts, manufacturers introduced parallel to serial, serial to parallel and bidirectional FIFOs. But perhaps the most important introduction was the Synchronous (Clocked) FIFO. These devices have been designed to meet current and future high speed data buffering requirements.
Keywords :
Clocks; Costs; Data communication; Frequency; Logic; Pulse shaping methods; Registers; Signal design; Space vector pulse width modulation; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electro International, 1991
Conference_Location :
New York, NY, USA
Type :
conf
DOI :
10.1109/ELECTR.1991.718188
Filename :
718188
Link To Document :
بازگشت