DocumentCode :
3475146
Title :
The research of FPGA-based loop optimization pipeline scheduling technology
Author :
Qu, Jin ; Zhao, Rongcai ; Liu, Taogang ; Zhang, Dan ; Han, Lin
Author_Institution :
Nat. Digital Switching Syst. Eng. & Technol. Res. Center, Zhengzhou, China
Volume :
3
fYear :
2010
fDate :
12-13 June 2010
Firstpage :
426
Lastpage :
429
Abstract :
The loop pipeline scheduling is to schedule the operations in loop body to each pipeline stage; the scheduling results directly affect the maximum clock frequency and the resources consumed. As the pipeline scheduling is very flexible, therefore getting a relatively optimized scheduling is difficult. Based on pipeline scheduling types and scheduling principles, an optimized pipeline scheduling method is presented. The method takes into account circuit clock frequency, time interval to start pipeline and pipeline stages to get a higher performance hardware scheduling. Experiments show that it can both improve the clock frequency and reduce the time interval to start pipeline.
Keywords :
field programmable gate arrays; optimisation; pipeline processing; scheduling; FPGA; circuit clock frequency; hardware scheduling; loop optimization pipeline scheduling technology; maximum clock frequency; Pipelines; Processor scheduling; chaining operations; full pipeline; loop pipeline scheduling; loop-carried dependence;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Communication Technologies in Agriculture Engineering (CCTAE), 2010 International Conference On
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-6944-4
Type :
conf
DOI :
10.1109/CCTAE.2010.5544187
Filename :
5544187
Link To Document :
بازگشت