Title :
Interconnect capacitance estimation for FPGAs
Author :
Anderson, J.H. ; Najm, F.N.
Author_Institution :
University of Toronto
Abstract :
The dynamic power consumed by a digital CMOS circuit is directly proportional to capacitance. In this paper, we consider pre-routing capacitance estimation for FPGAs and develop an empirical estimation model, suitable for use in power-aware placement, early power prediction, and other applications. We show that estimation accuracy is improved by considering aspects of the FPGA interconnect architecture in addition to generic parameters, such as net fanout and bounding box perimeter length. We also show that there is an inherent variability (noise) in the capacitance of nets routed using a commercial FPGA layout tool. This variability limits the accuracy attainable in capacitance estimation. Experimental results show that the proposed estimation model works well given the noise limitations.
Keywords :
Costs; Energy consumption; Field programmable gate arrays; Integrated circuit interconnections; Logic circuits; Parasitic capacitance; Power dissipation; Routing; Semiconductor device modeling; Wire;
Conference_Titel :
Design Automation Conference, 2004. Proceedings of the ASP-DAC 2004. Asia and South Pacific
Conference_Location :
Yohohama, Japan
Print_ISBN :
0-7803-8175-0
DOI :
10.1109/ASPDAC.2004.1337686