DocumentCode :
3476151
Title :
Bandwidth tracing arbitration algorithm for mixed-clock SoC with dynamic priority adaptation
Author :
Young-Su Kwon ; Jae-Gon Lee ; Chong-Min Kyung
Author_Institution :
KAIST
fYear :
2004
fDate :
27-30 Jan. 2004
Firstpage :
807
Lastpage :
812
Abstract :
As the processing capabilities and operating frequency of embedded system are growing, so is the needed data bandwidth to fully utilize the processing capability. The ability to transfer huge amount of data between the embedded core and external devices is required for efficient system operation. In this paper, the data communication architecture for the mixed-clock system is proposed. The dynamic priority adaptation algorithm for bus arbitration is proposed for bandwidth guarantee. The communication architecture that incorporates the proposed arbitration algorithm adapts the priority of communication components dynamically based on the information from FIFO. The experiments show that the measured bandwidth of each component traces the required bandwidth well compared to the other arbitration algorithms.
Keywords :
Bandwidth; Communication system control; Control systems; Data communication; Delay; Embedded system; Prefetching; Processor scheduling; System-on-a-chip; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2004. Proceedings of the ASP-DAC 2004. Asia and South Pacific
Conference_Location :
Yohohama, Japan
Print_ISBN :
0-7803-8175-0
Type :
conf
DOI :
10.1109/ASPDAC.2004.1337705
Filename :
1337705
Link To Document :
بازگشت