DocumentCode :
3476204
Title :
Instruction buffering exploration for low energy VLIWs with instruction clusters
Author :
Vander An, T. ; Jayapala, M. ; Barat, F. ; Deconinck, G. ; Lauwereins, R. ; Catthoor, F. ; Corporaal, H.
Author_Institution :
K.U.Leuven/ESAT
fYear :
2004
fDate :
27-30 Jan. 2004
Firstpage :
825
Lastpage :
830
Abstract :
For multimedia applications, loop buffering is an efficient mechanism to reduce the power in the instruction memory of embedded processors. In particular, sofrwcre controlled clustered loop buffers are energy efficient. However current compilers for VLIW do not fully exploit the potentials offered by such a clustered organization This paper presents an algorithm to explore what is the optimal loop huffer configuration and the optimal way to use this configuration for an application or a set of applications. Results for the MediaBeneh application suite show an additional 18% reduction (on average) in energy in the instruction memory hierarchy as compared to traditional nonclustered approaches to the loop huffer without compromising performance.
Keywords :
Application specific processors; Buffer storage; Clustering algorithms; Data mining; Embedded system; Energy consumption; Energy efficiency; Multimedia systems; Registers; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2004. Proceedings of the ASP-DAC 2004. Asia and South Pacific
Conference_Location :
Yohohama, Japan
Print_ISBN :
0-7803-8175-0
Type :
conf
DOI :
10.1109/ASPDAC.2004.1337708
Filename :
1337708
Link To Document :
بازگشت