DocumentCode :
3476292
Title :
Synthesizable HDL generation method for configurable VLIW processors
Author :
Kobayashi, Y. ; Kobayashi, S. ; Okuda, K. ; Sakanushi, K. ; Takeuchi, Y. ; Imai, M.
Author_Institution :
Osaka University
fYear :
2004
fDate :
27-30 Jan. 2004
Firstpage :
843
Lastpage :
846
Abstract :
This paper proposes a synthesizable HDL code generation method using a processor specification description. The proposed approach can change the number of slots and pipeline stages, and dispatching rule to assign operations to resources. In addition, designers can specify each instruction behavior using the specification language. A control logic, a decode logic, and a data path of VLIW processor are generated from the processor specification. Designers can explore ASIP design space using the proposed a p proach effectively, because the amount of description and the modification cost are small. Using this approach, it took about eight hours to design 36 VLIW processors. Moreover, this approach provides a 82% reduction on the average compared to the description of the HDL code.
Keywords :
Application specific processors; Costs; Embedded system; Energy consumption; Hardware design languages; Logic; Pipelines; Process design; Space exploration; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2004. Proceedings of the ASP-DAC 2004. Asia and South Pacific
Conference_Location :
Yohohama, Japan
Print_ISBN :
0-7803-8175-0
Type :
conf
DOI :
10.1109/ASPDAC.2004.1337712
Filename :
1337712
Link To Document :
بازگشت