DocumentCode :
3476684
Title :
Investigation of silicon stress around through silicon vias by high efficiency micro-Raman microscopy
Author :
Jing Xiangmeng ; Yu Daquan ; He Hongwen ; Dai Fengwei ; Su Meiying
Author_Institution :
Nat. Center for Adv. Packaging, Wuxi, China
fYear :
2013
fDate :
11-14 Aug. 2013
Firstpage :
73
Lastpage :
75
Abstract :
Through silicon vias (TSVs) attract considerable amount of attention and activity in recent years as a main means to achieve three-dimensional (3D) integrated circuit (IC) functionality. However, the new technology poses new integration challenges as well as new reliability challenges. This paper presents the latest progress in TSV non-destructive stress testing by means of micro-Raman microscopy, a technique which is approved to be the method of choice for identifying stress on silicon surface. The principle of micro-Raman microscopy for TSV measurement is illustrated. By using commercially available micro-Raman microscopy tools, silicon stress around vias having a diameter of 30 μm and a depth of 160 μm has been visualized under optimized conditions.
Keywords :
elemental semiconductors; integrated circuit measurement; integrated circuit reliability; nondestructive testing; silicon; three-dimensional integrated circuits; Si; TSV measurement; TSV nondestructive stress testing; high efficiency microRaman microscopy; reliability challenges; silicon stress; size 30 mum; three-dimensional integrated circuit functionality; through silicon vias; Annealing; Copper; Microscopy; Silicon; Stress; Stress measurement; Through-silicon vias; TSV; finite element modeling; micro-Raman; reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology (ICEPT), 2013 14th International Conference on
Conference_Location :
Dalian
Type :
conf
DOI :
10.1109/ICEPT.2013.6756425
Filename :
6756425
Link To Document :
بازگشت