DocumentCode :
3476778
Title :
Optimal Pipeline Depth and Supply Voltage for Power-constrained Processors
Author :
Giri, A. ; Nandy, S.K.
Author_Institution :
Analog Devices, Inc., Bangalore, India
fYear :
2013
fDate :
5-10 Jan. 2013
Firstpage :
37
Lastpage :
42
Abstract :
The overall system cost and other considerations require that processors deliver high performance within a given power budget. Pipelining and supply voltage, both affect the performance and power consumption. Therefore, pipelining depth can be varied simultaneously with appropriate adjustments in supply voltage so as to keep power consumption constant while affecting performance of a processor. This paper describes a novel methodology to explore optimum combination of pipeline depth and supply voltage to maximize performance while keeping power consumption constant. The ideal pipeline depth is shown to increase with higher power budget. Under variable supply voltage, the peak performance is only moderately sensitive to pipeline depth. Also it has been empirically observed that design with low-threshold devices delivers higher performance at the same power budget at the same pipeline depth than high-threshold devices, when operated at appropriate supply voltage.
Keywords :
microprocessor chips; power consumption; power supplies to apparatus; low-threshold device; optimal pipeline depth; power consumption; power-constrained processor; supply voltage; Delay; Equations; Mathematical model; Pipeline processing; Pipelines; Power demand; Program processors; DSP; Embedded processor; performance; pipelining; power consumption; power-efficiency; supply voltage; threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design and 2013 12th International Conference on Embedded Systems (VLSID), 2013 26th International Conference on
Conference_Location :
Pune
ISSN :
1063-9667
Print_ISBN :
978-1-4673-4639-9
Type :
conf
DOI :
10.1109/VLSID.2013.159
Filename :
6472610
Link To Document :
بازگشت