Title :
A 50nW, 100kbps Clock/Data Recovery Circuit in an FSK RF Receiver on a Body Sensor Node
Author :
Shrivastava, Ashish ; Pandey, Jyoti ; Otis, Brian ; Calhoun, Benton H.
Author_Institution :
Univ. of Virginia, Charlottesville, VA, USA
Abstract :
This paper presents a low power clock and data recovery (CDR) circuit for a wireless body sensor node. The proposed circuit interfaces the RF receiver output with the digital processing. It consumes 50nW at 100kbps. It uses a delay locked loop (DLL) that is calibrated in one-shot fashion to save power, locking over 18X faster than prior art. The proposed circuit is fabricated in a 0.13μm CMOS technology. It recovers data with an input jitter of up to 2.4μs with >2X less power and >2X less area than prior work. The proposed circuit is a synthesizable all digital implementation.
Keywords :
body sensor networks; clock and data recovery circuits; delay lock loops; frequency shift keying; jitter; radio receivers; CMOS technology; FSK RF receiver; RF receiver output; bit rate 100 kbit/s; clock/data recovery circuit; delay locked loop; digital processing; input jitter; power 50 nW; size 0.13 mum; wireless body sensor node; Clocks; Delay; Delay lines; Frequency shift keying; Jitter; Logic gates; Receivers; BSN; CDR; DLL; Low Power;
Conference_Titel :
VLSI Design and 2013 12th International Conference on Embedded Systems (VLSID), 2013 26th International Conference on
Conference_Location :
Pune
Print_ISBN :
978-1-4673-4639-9
DOI :
10.1109/VLSID.2013.165