DocumentCode :
3477187
Title :
PODIA: Power Optimization through Differential Imbalanced Amplifier
Author :
Dubey, Pradeep ; Kashyap, A.K. ; Gupta, Neeraj ; Saha, Kasturi
Author_Institution :
STMicroelectron. Pvt. Ltd., Noida, India
fYear :
2013
fDate :
5-10 Jan. 2013
Firstpage :
125
Lastpage :
129
Abstract :
Deep sub micron designs are susceptible to huge variations, justifying the in-situ optimization of power consumption in SoCs and IPs. It is essential to scale voltage to the lowest possible value to get maximum power saving while ensuring correct operation. Accurate estimation of error rates is required to use recovery driven DVFS techniques such as slack optimization [1], [2]. Due to extra logic added for short path constraint, metastability, etc., desired accuracy level and a wider voltage scaling range is not achievable through conventional DVFS method, resulting in reduced power savings. This paper demonstrates a power optimization technique using an accurate differential sensing latch called PODIA. A typical safety margin of 200ps is achieved between the main flip-flop and shadow latch without any short path constraint. Metastability resilience is achieved while clocking is also simplified. A gain of 90ps to 30 ps with respect to the conventional RAZOR architecture [3] is achieved across the operating voltage range of 0.6 to 1V respectively. Self timed differential amplifier based latching is used to reduce power consumption by using early detection of data transition. It is shown through spice simulations that power saving of up to 50% (across Process, Voltage and Temperature corners) can be achieved in a 16 × 16 multiplier made using the proposed flip-flop.
Keywords :
differential amplifiers; flip-flops; DVFS technique; IP; PODIA; SoC; deep submicron design; differential imbalanced amplifier; differential sensing latch; flip-flop; in-situ optimization; logic; metastability resilience; power consumption; power optimization; selftimed differential amplifier based latching; shadow latch; slack optimization; voltage 0.6 V to 1 V; Clocks; Degradation; Delay; Latches; Optimization; Safety; Power; RAZOR; adaptive-sensing; canary; dynamic-voltage frequency-scaling; imbalanced sense amplifiers; low power; metastability; optimization; short path constraint;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design and 2013 12th International Conference on Embedded Systems (VLSID), 2013 26th International Conference on
Conference_Location :
Pune
ISSN :
1063-9667
Print_ISBN :
978-1-4673-4639-9
Type :
conf
DOI :
10.1109/VLSID.2013.175
Filename :
6472626
Link To Document :
بازگشت