Title :
Reducing Test Time of Power Constrained Test by Optimal Selection of Supply Voltage
Author :
Venkataramani, P. ; Agrawal, Vishwani D.
Author_Institution :
Dept. of Electr. & Comput. Eng., Auburn Univ., Auburn, AL, USA
Abstract :
As supply voltage is reduced, a power constrained test clock can be sped up in spite of the increased delay of the circuit. However, a large reduction in voltage makes the operation structurally constrained, requiring the clock to slow down. We determine an optimum supply voltage that allows fastest clock speed for a given power limit. Examples show that the test time can be reduced by as much as 63% from the nominal voltage test time. In a typical application, this technique can reduce the cost of wafer sort.
Keywords :
circuit testing; clocks; delays; low-power electronics; circuit delay; power constrained test clock; supply voltage; Clocks; Delay; Equations; Logic gates; Mathematical model; Power dissipation; Vectors; DFT; Reduced voltage test; Scan based test; Test time reduction;
Conference_Titel :
VLSI Design and 2013 12th International Conference on Embedded Systems (VLSID), 2013 26th International Conference on
Conference_Location :
Pune
Print_ISBN :
978-1-4673-4639-9
DOI :
10.1109/VLSID.2013.200