DocumentCode :
3477985
Title :
Near-threshold computing for very wide frequency scaling: Approximate adders to rescue performance
Author :
Soares, L.B. ; Bampi, Sergio ; Rosa, A.L.R. ; Costa, E.A.C.
Author_Institution :
Grad. Program on Microelectron. (PGMicro), Porto Alegre, Brazil
fYear :
2015
fDate :
7-10 June 2015
Firstpage :
1
Lastpage :
4
Abstract :
Near-threshold computing in CMOS is a promising alternative for any application which can tolerate very wide voltage-frequency scaling (VFS). Internet-of-Things (IoT) devices will operate in very different power-performance modes, from sub-MHz to peaks of hundreds of MHz. The nano-power range which is achievable in deca-nanometer CMOS at near-VT is the alternative we explore for VLSI circuits (8051 processor, filters, and ISCAS benchmark circuits). This paper proposes a method to design CMOS circuits for a wide dynamic range of VFS, and targets near-threshold for best efficiency. A standard-cell based design methodology specific for near-VT is demonstrated here in for a commercial 65nm CMOS process. Power and timing variability are characterized, so that variation-aware and yet ultra-low supply voltage designs are enabled. Our cell design method avoids unnecessary upsizing and it focus on near- and well above threshold regions of operation. For the study cases of medium complexity notch filter design (24kgates), and an 8051 compatible core (20kgates) we demonstrate 63X to 77X energy/operation savings for applications that tolerate ultra-wide frequency scaling (from hundreds of KHz to 1GHz) in their operating modes. The results were obtained using the minimal cycle time achievable at each supply voltage. The extremely low and highly-variable performance at sub- and near-VT have to be addressed by new logic design paradigms. In this paper we also exploit the use of approximate adders to increase the timing performance of a class of digital filter circuits, to enable compensating the performance loss inherent to near-VT operation in CMOS. Our results show that the effort to explore energy savings in low power optimized circuits through the approximate computing approach is validated with energy and worst path delay reductions up to 19.4% and 36.7% respectively, compared to the precise arithmetic implementation, without compromising the filters frequency response. Our - pproximate adder method enables higher levels of energy efficiency in CMOS VLSI filters.
Keywords :
CMOS integrated circuits; adders; cellular arrays; digital filters; energy conservation; notch filters; power aware computing; CMOS VLSI filters; CMOS circuits; approximate adders; cell design method; digital filter circuits; energy reductions; medium complexity notch filter design; near-VT operation; near-threshold computing; power variability characterization; rescue performance; standard-cell based design methodology; timing variability characterization; ultrawide frequency scaling; very wide frequency scaling; voltage-frequency scaling; worst path delay reductions; Adders; Approximation methods; CMOS integrated circuits; Energy efficiency; Finite impulse response filters; Libraries; Timing; VLSI design; approximate computing; digital filters architectures; energy efficiency; near-threshold;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
New Circuits and Systems Conference (NEWCAS), 2015 IEEE 13th International
Conference_Location :
Grenoble
Type :
conf
DOI :
10.1109/NEWCAS.2015.7182030
Filename :
7182030
Link To Document :
بازگشت