DocumentCode :
3478028
Title :
A 10-bit low-power differential successive approximation ADC for implantable biomedical application
Author :
DaQin Zhao ; Zhaohui Wu ; Bin Li
Author_Institution :
Sch. of Electron. & Inf. Eng., South China Univ. of Technol., Guangzhou, China
fYear :
2013
fDate :
3-5 June 2013
Firstpage :
1
Lastpage :
2
Abstract :
Energy efficient analog-to-digital converters (ADCs) are needed to accommodate implantable biomedical application. This paper presents a high energy efficiency successive approximation ADC with fully differential architecture. In order to improve the energy efficiency, the circuit works at 1-V supply voltage and adopts the self-timed logic to ease the power consumption of the comparator. Simulation results show that the proposed circuit designed with a 0.18-μm CMOS technology can achieve a sampling rate of 100 kS/s, effective number of bit of 9.87 and power consumption of 6.7 μW, which leading to a Figure of Merit as low as 71 fJ/conv-level.
Keywords :
analogue-digital conversion; prosthetics; CMOS technology; comparator power consumption; energy-efficient analog-to-digital converters; fully-differential architecture; high-energy efficiency successive approximation ADC; implantable biomedical application; low-power differential successive approximation ADC; power 6.7 muW; self-timed logic; size 0.18 mum; CMOS integrated circuits; CMOS technology; Educational institutions; ADC; SAR; energy efficient; low voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits (EDSSC), 2013 IEEE International Conference of
Conference_Location :
Hong Kong
Type :
conf
DOI :
10.1109/EDSSC.2013.6628202
Filename :
6628202
Link To Document :
بازگشت