Title : 
Digital background calibration for A 14-bit 100-MS/s pipelined ADC using signal-dependent dithering
         
        
            Author : 
Zhao-Xin Xiong ; Min Cai ; Xiao-Yong He
         
        
            Author_Institution : 
Sch. of Electron. & Inf. Eng., South China Univ. of Technol., Guangzhou, China
         
        
        
        
        
        
            Abstract : 
A digital background calibration technique using signal-dependent dithering is proposed to correct the multiplying DAC (MDAC) gain error of a 2.5b/stage pipelined ADC. Behavioral simulation results show that, using the proposed calibration technique, the signal-to-noise-and-distortion ratio improves from 63.3 to 79.3 dB and the spurious-free dynamic range is increased from 63.9 to 96.4 dB after calibrating the first two stages, in a 14-bit 100-MS/s pipelined ADC with σ=0.2% capacitor mismatches and 60 dB non-ideal opamp gain.
         
        
            Keywords : 
analogue-digital conversion; calibration; capacitor mismatches; digital background calibration; multiplying DAC gain error; opamp gain; pipelined ADC; signal-dependent dithering; signal-to-noise-and-distortion ratio; spurious-free dynamic range; word length 14 bit; Educational institutions; digital background calibration; pipelined ADC; signal-dependent dithering;
         
        
        
        
            Conference_Titel : 
Electron Devices and Solid-State Circuits (EDSSC), 2013 IEEE International Conference of
         
        
            Conference_Location : 
Hong Kong
         
        
        
            DOI : 
10.1109/EDSSC.2013.6628210