DocumentCode :
3479337
Title :
A 4×4-bit multiplier LSI implementation of two phase clocking subthreshold adiabatic logic
Author :
Kato, Kazunari ; Takahashi, Yasuhiro ; Sekine, Toshikazu
Author_Institution :
Grad. Sch. of Eng., Gifu Univ., Gifu, Japan
fYear :
2015
fDate :
7-10 June 2015
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, we describe an LSI implementation and the measurement results of a 4×4-bit multiplier which has an ultra-low power dissipation characteristic. The proposed multiplier uses an ultra-low power technique which combines adiabatic logic and a subthreshold circuit. The output functionality and power consumption of the fabricated LSI chip at a 1 kHz frequency and 0.6 V peak voltage operation are measured and compared with conventional static CMOS and subthreshold static CMOS.
Keywords :
CMOS logic circuits; large scale integration; low-power electronics; frequency 1 kHz; multiplier LSI implementation; static CMOS; subthreshold circuit; two phase clocking subthreshold adiabatic logic; ultra-low power dissipation characteristic; ultra-low power technique; voltage 0.6 V; CMOS integrated circuits; Frequency measurement; Integrated circuit modeling; Inverters; Large scale integration; Logic circuits; Semiconductor device measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
New Circuits and Systems Conference (NEWCAS), 2015 IEEE 13th International
Conference_Location :
Grenoble
Type :
conf
DOI :
10.1109/NEWCAS.2015.7182098
Filename :
7182098
Link To Document :
بازگشت