DocumentCode :
3479541
Title :
A novel hardware accelerator for the HEVC intra prediction
Author :
Amish, Farouk ; Bourennane, El-Bay
Author_Institution :
LE2I Lab., Univ. of Burgundy, Dijon, France
fYear :
2015
fDate :
7-10 June 2015
Firstpage :
1
Lastpage :
4
Abstract :
A novel hardware accelerator for the High Efficiency Video Coding (HEVC) intra prediction is presented in this paper in order to reduce the computation complexity within this standard and to accelerate the concerned calculations. We propose a new pipelined structure that we called Processing Element (PE) to execute all angular modes, and we repeat it in five paths that our architecture composed of. We present also another structure to carry out the Planar mode. This architecture supports all intra prediction modes for all prediction unit sizes. The synthesis results show that our design can run at 213 MHz for Xilinx Virtex 6 and is capable to process real time 120 1080p FPS or 30 4K FPS. To the best of our knowledge, it outperforms all hardware solutions existing in the literature.
Keywords :
computational complexity; video coding; HEVC intra prediction; PE; Xilinx Virtex 6; computation complexity; high efficiency video coding intra prediction; novel hardware accelerator; processing element; Adders; Computer architecture; Encoding; Hardware; Mathematical model; Standards; Video coding; FPGAs; HEVC; Intra prediction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
New Circuits and Systems Conference (NEWCAS), 2015 IEEE 13th International
Conference_Location :
Grenoble
Type :
conf
DOI :
10.1109/NEWCAS.2015.7182108
Filename :
7182108
Link To Document :
بازگشت