DocumentCode :
3479586
Title :
An Efficient Hardware Implementation of a SAT Problem Solver on FPGA
Author :
Ivan, Teodor ; Aboulhamid, El Mostapha
Author_Institution :
Dept. d´Inf. et Rech. Operationnelle, Univ. de Montreal, Montréal, QC, Canada
fYear :
2013
fDate :
4-6 Sept. 2013
Firstpage :
209
Lastpage :
216
Abstract :
A hardware analyzer for the Boolean satisfiability problem using a complete algorithm was developed for an Alter a DE2-70 Cyclone II FPGA board. In one clock cycle, all implications are computed, variables are assigned and all clauses are evaluated in parallel. Backtracking is done by means of a hardware stack occupying minimal memory resources. No memory is required to hold the potentially gigantic problem specification as a VHDL package is used by the HDL compiler to simplify the circuit (by propagating constants). Run-time comparisons were made using instances from the DIMACS suite with MiniSAT, one of the most efficient software solvers, revealing accelerations of up to 6.66, as well as with other state-of-the-art hardware SAT solvers where accelerations of 2 orders of magnitude were observed. Our approach demonstrates a high level of flexibility and scalability as the generated circuits have a very small FPGA footprint. The largest problem tested has 317 variables, 1264 clauses for a total of 3670 literals and occupies 20.47% of the FPGA used. Projections regarding circuit frequency and FPGA footprint for larger problems are also deduced to show the scalability of the approach.
Keywords :
computability; field programmable gate arrays; Boolean satisfiability problem; DE2-70 Cyclone II FPGA board; DIMACS suite; FPGA footprint; HDL compiler; MiniSAT; SAT problem solver; VHDL package; backtracking; clock cycle; field programmable gate array; hardware implementation; memory resources; run-time comparisons; very high speed description language; Clocks; Field programmable gate arrays; Hardware; Indexes; Registers; Scalability; Software; FPGA application-specific circuits; SAT parallelization; fine-grained reconfigurable architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2013 Euromicro Conference on
Conference_Location :
Los Alamitos, CA
Type :
conf
DOI :
10.1109/DSD.2013.31
Filename :
6628279
Link To Document :
بازگشت