DocumentCode :
3480446
Title :
A 622-MHz CMOS phase-locked loop with precharge-type phase frequency detector
Author :
Notani, H. ; Kondoh, H. ; Matsuda, Y.
Author_Institution :
System Lsi Laboratory, Mitsubishi Electric Corporation
fYear :
1994
fDate :
9-11 June 1994
Firstpage :
129
Lastpage :
130
Abstract :
A new approach to implement high-speed phase detector with precharge logic will be presented. The minimum detectable phase difference is 40 psec and is less than a half of conventional detector. A bias generator with complementary input stage is also developed to enhance the dynamic range of the VCO under low supply voltage. A fully CMOS phase-locked loop (PLL) was designed using 0.5-μm technology. By virtue of this simple fast detector and bias generator, 622-MHz stable operation was achieved by simulation.
Keywords :
Clocks; Detectors; Optical signal processing; Phase detection; Phase locked loops; Switches; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 1994. Digest of Technical Papers., 1994 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-1918-4
Type :
conf
DOI :
10.1109/VLSIC.1994.586250
Filename :
586250
Link To Document :
بازگشت