DocumentCode :
3480952
Title :
Development Flow for FPGA-Based Scalable Reconfigurable Systems
Author :
Caba, Julian ; Dondo, J.D. ; Rincon, F. ; Barba, J. ; Lopez, J.C.
Author_Institution :
Dept. of Technol. & Inf. Syst., Univ. of Castilla-La Mancha, Ciudad Real, Spain
fYear :
2013
fDate :
4-6 Sept. 2013
Firstpage :
666
Lastpage :
669
Abstract :
Partial Reconfiguration is one of the most attractive features of FPGAs. This feature provides new computing possibilities, for instance we can change a part of the initial functionality after its deployment, where a complete configuration is not needed, and the total area required is reduced. However, the design of partially reconfigurable systems has been a complex task yet. This work try to facilitate the design process and proposes a new development flow, which reduces mistakes during first stages of the design and makes the building of partial reconfiguration projects easier. In addition, we provide a dedicated hardware component, which manages bit streams nd dynamic areas. This component speed up the reconfiguration time, accomplishing a speed about 180MB/s.
Keywords :
field programmable gate arrays; logic design; reconfigurable architectures; FPGA-based scalable reconfigurable systems; bitstream management; dedicated hardware component; dynamic area management; partial reconfiguration projects; partially reconfigurable systems; reconfiguration time; Complexity theory; Engines; Field programmable gate arrays; Hardware; Layout; Production facilities; Software; Design Flow; Dynamic Partial Reconfiguration; Field-Programmable Gate Array;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2013 Euromicro Conference on
Conference_Location :
Los Alamitos, CA
Type :
conf
DOI :
10.1109/DSD.2013.129
Filename :
6628343
Link To Document :
بازگشت