DocumentCode :
34819
Title :
SDLDS—System for Digital Logic Design and Simulation
Author :
Stanisavljevic, Zarko ; Pavlovic, Vladimir ; Nikolic, B. ; Djordjevic, J.
Author_Institution :
Dept. of Comput. Eng., Univ. of Belgrade, Belgrade, Serbia
Volume :
56
Issue :
2
fYear :
2013
fDate :
May-13
Firstpage :
235
Lastpage :
245
Abstract :
This paper presents the basic features of a software system developed to support the teaching of digital logic, as well as the experience of using it in the Digital Logic course taught at the School of Electrical Engineering, University of Belgrade, Serbia. The system has been used for several years, both by students for self-learning and laboratory work, and by teachers to automate the assessment and verification of students´ work. The system allows users to design and simulate a switching circuit. It also collects data on all student activities and transfers these to the school´s information system. Finally, the paper gives figures demonstrating the overall benefits of the system.
Keywords :
electrical engineering education; logic circuits; logic design; software engineering; SDLDS; software system; switching circuit; system for digital logic design and simulation; Digital circuits; Engineering education; Integrated circuit modeling; Logic circuits; Software engineering; Digital circuits; digital systems; engineering education; simulation software; visual system;
fLanguage :
English
Journal_Title :
Education, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9359
Type :
jour
DOI :
10.1109/TE.2012.2211598
Filename :
6280603
Link To Document :
بازگشت