Title :
Electromagnetic parasitic extraction via a multipole method with hierarchical refinement
Author :
Beattie, M.W. ; Pileggi, L.T.
Author_Institution :
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
Abstract :
The increasing interconnect density and operating frequencies of system-on-a-chip (SOC) designs necessitates extraction of parasitic electromagnetic couplings beyond the localized confines of functional design blocks. In addition, SOC design styles and gridless variable-width routing make it increasingly difficult to use precharacterized library shapes for parasitic extraction. A comprehensive capacitance and inductance extraction solution requires a hierarchical data representation and fast runtime algorithms. We illustrate through examples that both the multipole method and hierarchical refinement, which are the two most successful approaches for parasitic extraction to date, work efficiently only under certain, limiting conditions. To improve this situation we present an approach which combines the best of both methods into a concurrent multipole refinement representation of the electromagnetic interaction which is efficient for arbitrary interconnect configurations. We use a generalized formulation of electromagnetic interactions to exploit the similarities in capacitance and inductance extraction for greater efficiency.
Keywords :
circuit CAD; electromagnetic coupling; interconnections; microprocessor chips; SOC design styles; arbitrary interconnect configurations; concurrent multipole refinement representation; electromagnetic interaction; electromagnetic parasitic extraction; fast runtime algorithms; functional design blocks; generalized formulation; gridless variable-width routing; hierarchical data representation; hierarchical refinement; inductance extraction solution; interconnect density; multipole method; operating frequencies; parasitic electromagnetic couplings; precharacterized library shapes; system-on-a-chip designs; Data mining; Electromagnetic coupling; Frequency; Inductance; Libraries; Parasitic capacitance; Routing; Runtime; Shape; System-on-a-chip;
Conference_Titel :
Computer-Aided Design, 1999. Digest of Technical Papers. 1999 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-7803-5832-5
DOI :
10.1109/ICCAD.1999.810690