DocumentCode :
3484096
Title :
Maximal performance of pipelined circuits under hardware constraints
Author :
Bennour, Imed Eddine ; Aboulhamid, El Mostapha
Author_Institution :
Dept. d´´Inf. et de Recherche Oper., Montreal Univ., Que., Canada
Volume :
2
fYear :
1995
fDate :
5-8 Sep 1995
Firstpage :
632
Abstract :
The performance of pipelined designs is measured basically by three values: the clock cycle length, the initiation interval and the iteration time. In this paper we present a new technique for computing the maximal performance of pipelined implementation. Given a data flow graph specification and a set of resources, we derive lower bounds of the initiation interval and the iteration time achievable by any pipelined implementation
Keywords :
flow graphs; logic CAD; logic design; pipeline processing; processor scheduling; scheduling; clock cycle length; data flow graph specification; hardware constraints; initiation interval; iteration time; maximal performance; pipelined circuits; Circuit synthesis; Clocks; Equations; Flow graphs; Hardware; Length measurement; Pipeline processing; Polynomials; Scheduling; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 1995. Canadian Conference on
Conference_Location :
Montreal, Que.
ISSN :
0840-7789
Print_ISBN :
0-7803-2766-7
Type :
conf
DOI :
10.1109/CCECE.1995.526283
Filename :
526283
Link To Document :
بازگشت