Title : 
Fermi-level pinning position modulation by Al-containing metal gate for cost-effective dual-metal/dual-high-k CMOS
         
        
            Author : 
Kadoshima, M. ; Sugita, Y. ; Shiraishi, K. ; Watanabe, H. ; Ohta, A. ; Miyazaki, S. ; Nakajima, K. ; Chikyow, T. ; Yamada, K. ; Aminaka, T. ; Kurosawa, E. ; Matsuki, T. ; Aoyama, T. ; Nara, Y. ; Ohji, Y.
         
        
            Author_Institution : 
Semicond. Leading Edge Technol. Inc., Ibaraki
         
        
        
        
        
        
            Abstract : 
We propose here cost-effective gate-first dual-metal/dual-high-k CMOS technology in which Fermi-level pinning is "positively" utilized to reduce threshold voltages for the first time. After systematic investigation on the relation between oxygen vacancies in Hf-based high-k film and electrical characteristics, we concluded that the Fermi-level pinning is unavoidable in principle with a thin EOT, but is a stable phenomenon that should be intentionally utilized. In our proposed method, source of oxygen interstitials (Al) is contained in metal gate material for p-FET, and consequently the flatband voltage is properly modulated by "opposite" Fermi-level pinning due to the oxygen interstitials incorporated into the underlying high-k film after high temperature annealing. It is also noteworthy that this method is simple and cost-effective because the initial high-k films are identical for n-and p-FET but they are automatically converted into dual high-k after the annealing process.
         
        
            Keywords : 
CMOS integrated circuits; Fermi level; field effect transistors; dual-metal/dual-high-k CMOS; fermi-level pinning position modulation; flatband voltage; high-k film; metal gate; oxygen interstitials; p-FET; temperature annealing; threshold voltages; Annealing; CMOS technology; Electrodes; High K dielectric materials; High-K gate dielectrics; Materials science and technology; Oxidation; Temperature; Threshold voltage; Tin;
         
        
        
        
            Conference_Titel : 
VLSI Technology, 2007 IEEE Symposium on
         
        
            Conference_Location : 
Kyoto
         
        
            Print_ISBN : 
978-4-900784-03-1
         
        
        
            DOI : 
10.1109/VLSIT.2007.4339729