DocumentCode :
3485928
Title :
Critical performance path analysis, and efficient code generation issues, for the Seamless architecture
Author :
Bright, D.L. ; Fineberg, S.A. ; Pease, B.H. ; Roderick, M.L. ; Sundaram, S. ; Casavant, T.L.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
fYear :
1993
fDate :
13-16 Apr 1993
Firstpage :
590
Lastpage :
596
Abstract :
An analytical study of potential pathological performance areas of the Seamless architecture is presented. Seamless is a latency-tolerant, distributed memory, multiprocessor architecture. A key component of the philosophy of Seamless, however, is the use of standard, commodity components for a large part of the system. A discussion of the unavoidable implementation compromises imposed by this decision is presented, followed by a summary of some optimistic performance studies. Then an analytical study that parameterizes the predicts the worst-case impact of using standard components is provided. Finally, it is shown that these bottlenecks are manageable via careful generation of target machine code so that the optimistic performance studies become realistic expectations for a range of program behaviors and granularities
Keywords :
critical path analysis; distributed memory systems; multiprocessing programs; performance evaluation; Seamless architecture; bottlenecks; critical performance path analysis; distributed memory systems; efficient code generation; latency tolerance; multiprocessor architecture; pathological performance; target machine code; Aerodynamics; Analytical models; Computational modeling; Computer architecture; Costs; Hardware; Numerical simulation; Performance analysis; Reduced instruction set computing; Workstations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Processing Symposium, 1993., Proceedings of Seventh International
Conference_Location :
Newport, CA
Print_ISBN :
0-8186-3442-1
Type :
conf
DOI :
10.1109/IPPS.1993.262813
Filename :
262813
Link To Document :
بازگشت