• DocumentCode
    3486077
  • Title

    The acceleration of VHDL simulation by classifying events

  • Author

    Park, Kwang II ; Kim, Jun Sung ; Kim, Heung Bum ; Choi, Jong Hyuk ; Park, Kyu Ho

  • Author_Institution
    Dept. of Electr. & Electron. Eng., Korea Adv. Inst. of Sci. & Technol., Seoul, South Korea
  • fYear
    1997
  • fDate
    7-9 Apr 1997
  • Firstpage
    177
  • Lastpage
    183
  • Abstract
    The performance and efficiency of event-driven simulations, such as VHDL and Verilog simulation, depend on the number of events that occur during the simulation. In this paper, we classify events into two categories, sensitive events and insensitive events, according to the necessity of simulations, and implement the optimization methodology that eliminates unnecessary simulations caused by the insensitive events. Five experiments show that optimized VHDL programs run much faster than the original ones
  • Keywords
    discrete event simulation; hardware description languages; logic CAD; VHDL programs; VHDL simulation; classifying events; event-driven simulations; insensitive events; optimization; sensitive events; Acceleration; Computational modeling; Computer simulation; Discrete event simulation; Engines; Frequency; Hardware design languages; Logic; Optimization methods; Silicon carbide;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Simulation Symposium, 1997. Proceedings., 30th Annual
  • Conference_Location
    Atlanta, GA
  • ISSN
    1080-241X
  • Print_ISBN
    0-8186-7934-4
  • Type

    conf

  • DOI
    10.1109/SIMSYM.1997.586539
  • Filename
    586539