Title :
An efficient method for the decomposition and resynthesis of speed-independent circuits
Author :
Chen, Ren-Der ; Jou, Jer Min ; Shiau, Yeu-Horng
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Abstract :
This paper presents a time and area efficient method for the decomposition and resynthesis of speed-independent circuits from the signal transition graph (STG) specification. Our method first investigates the hazard-free decomposition of all high-fanin gates without adding any signals to the original specification. For those gates that cannot be hazard-freely decomposed, we propose new signal-adding methods for resynthesis. Our decomposition and resynthesis techniques have been fully automated and applied to several asynchronous benchmarks. Compared with previous work, our method lowers the run time and reduces the implementation area at the same time
Keywords :
Petri nets; asynchronous circuits; hazards and race conditions; integrated circuit design; integrated logic circuits; logic CAD; STG specification; area efficient method; asynchronous benchmarks; circuit decomposition; circuit resynthesis; hazard-free decomposition; high-fanin gates; signal transition graph; signal-adding methods; speed-independent circuits; time efficient method; Asynchronous circuits; Boolean functions; Circuit synthesis; Delay; Fires; Hazards; Libraries; Wires;
Conference_Titel :
Electronics, Circuits and Systems, 1999. Proceedings of ICECS '99. The 6th IEEE International Conference on
Conference_Location :
Pafos
Print_ISBN :
0-7803-5682-9
DOI :
10.1109/ICECS.1999.812292