DocumentCode :
3486485
Title :
The analysis of cyclic circuits with Boolean satisfiability
Author :
Backes, John ; Fett, Brian ; Riedel, Marc D.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Minnesota, Minneapolis, MN
fYear :
2008
fDate :
10-13 Nov. 2008
Firstpage :
143
Lastpage :
148
Abstract :
The accepted wisdom is that combinational circuits must have acyclic (i.e., loop-free or feed-forward) topologies. And yet simple examples suggest that this need not be so. In previous work, we advocated the design of cyclic combinational circuits (i.e., circuits with loops or feedback paths). We proposed a synthesis methodology and demonstrated that it produces significant improvements in area and in delay. The analysis method that we used to validate cyclic circuits was based on binary decision diagrams. In this paper, we propose a much more efficient technique for analysis based on Boolean satisfiability (SAT).
Keywords :
Boolean functions; binary decision diagrams; combinational circuits; Boolean satisfiability; acyclic topologies; binary decision diagrams; combinational circuits; cyclic circuits; delay; synthesis methodology; Boolean functions; Circuit analysis; Circuit synthesis; Circuit topology; Combinational circuits; Data structures; Delay; Feedback circuits; Feedback loop; Feedforward systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2008. ICCAD 2008. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
978-1-4244-2819-9
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2008.4681565
Filename :
4681565
Link To Document :
بازگشت