Title :
Context-sensitive static transistor-level IR analysis
Author :
Guo, Weiqing ; Zhong, Yu ; Burd, Tom
Author_Institution :
Adv. Micro Devices, Silicon design CAD, Sunnyvale, CA
Abstract :
With advances in semiconductor process technology, chip power density has dramatically increased, making power grid integrity a critical concern at all stages of the design process. Given the inherent difficulty of capturing worst-case IR drops for all logic gates with dynamic vectors, a static flow is essential for verifying grid integrity on complex chip designs, especially microprocessors. A novel static transistor-level IR drop analysis flow which significantly reduces the conservatism of other static flows is presented. The key feature of this flow is a fast NAND decision diagram (NDD) algorithm, a lightweight variant of a boolean decision diagram (BDD) with the capacity to effectively process device transition exclusions in a per logical-device, context-sensitive fashion, thereby radically reducing the conservatism typical of static analysis.
Keywords :
Boolean functions; decision diagrams; logic gates; power grids; transistors; NAND decision diagram algorithm; boolean decision diagram; chip power density; context-sensitive static transistor-level IR analysis; logic gates; microprocessors; power grid; static flow; worst-case IR drops; Circuits; Design automation; Logic design; Logic devices; Logic gates; Microprocessors; Performance analysis; Power grids; Silicon; Switches;
Conference_Titel :
Computer-Aided Design, 2008. ICCAD 2008. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2819-9
Electronic_ISBN :
1092-3152
DOI :
10.1109/ICCAD.2008.4681667