Title :
Scaling of Floating Gate electrode for sub-40nm flash technologies
Author :
De Vos, Joeri ; Wellekens, Dirk ; Debusschere, Ingrid ; Van Houdt, Jan ; Van Aerde, Steven R A ; Fischer, Pamela R. ; Zagwijn, Peter M.
Author_Institution :
IMEC vzw, Leuven
Abstract :
When scaling down Floating Gate (FG) based NAND Flash to the 40 nm-technology node and beyond, the main challenge is the electrical interference between adjacent cells. This can be drastically reduced by thinning the FG below 20 nm. For the 43 nm-node, 60 nm thick FG layers are already used [1]. In this paper we present, based on ASMpsilas Silcorereg precursor for silicon deposition, a proof-of-concept that scaling down the floating gate thickness to 15 nm has no impact on the memory operation.
Keywords :
elemental semiconductors; flash memories; silicon; electrical interference; floating gate based NAND flash; floating gate electrode; floating gate thickness; silicon deposition; size 60 nm; Capacitors; Character generation; Dielectric losses; Electrodes; High K dielectric materials; Interference; Nonvolatile memory; Silicon; Testing; Tin;
Conference_Titel :
Solid-State Device Research Conference, 2008. ESSDERC 2008. 38th European
Conference_Location :
Edinburgh
Print_ISBN :
978-1-4244-2363-7
Electronic_ISBN :
1930-8876
DOI :
10.1109/ESSDERC.2008.4681714