DocumentCode :
3489580
Title :
Failure mechanism observed through static latchup simulation
Author :
Fong-Seong, Soo ; Swee-Hong, Lim
Author_Institution :
Adv. Micro Devices Export, Penang, Malaysia
fYear :
1996
fDate :
26-28 Nov 1996
Firstpage :
40
Lastpage :
45
Abstract :
This is a study on the simulation of supply overvoltage static latchup performed on CMOS devices using UTI MultiTrace System. The results showed that different latchup set-up on input pins, whether tied to Vcc, ground or open, will induce different failure mechanisms on the same DUT. Three main observations were discussed in this paper: lateral source to drain punchthrough, P-well to N-well punchthrough and oxide degradation defect. This study revealed that latchup might not cause the device to fail electrically, i.e. significant enough to fail parametric or functional test. Nevertheless, emission site could be detected at latchup sensitive location and physical defect such as thin gate oxide pinhole was observed at substrate level
Keywords :
CMOS integrated circuits; circuit analysis computing; digital simulation; failure analysis; integrated circuit packaging; integrated circuit reliability; integrated circuit testing; CMOS devices; P-well to N-well punchthrough; UTI MultiTrace System; emission site; failure mechanisms; functional test; gate oxide pinhole; lateral source to drain punchthrough; oxide degradation defect; static latchup simulation; supply overvoltage; Circuits; Failure analysis; MOS devices; Pins; Protection; Stress; Testing; Thyristors; Variable structure systems; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Electronics, 1996. ICSE '96. Proceedings., 1996 IEEE International Conference on
Conference_Location :
Penang
Print_ISBN :
0-7803-3388-8
Type :
conf
DOI :
10.1109/SMELEC.1996.616448
Filename :
616448
Link To Document :
بازگشت