DocumentCode :
3490408
Title :
Novel mesa isolation using CMP for planarization of 0.35/0.25 um SOI
Author :
Joyner, Keith ; Ali, Iqbal ; Rajgopal, Rajan ; Houston, Ted
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
fYear :
1995
fDate :
3-5 Oct 1995
Firstpage :
110
Lastpage :
111
Abstract :
CMP has been applied to SOI mesa isolation, with good results. Electrical leakage is comparable to that seen on mesa sidewall isolated structures, and there is no indication of contamination or mechanical damage to the transistors. In addition to the individual transistor data, we measured fully operational inverter chains having 640 stages. The yield of these inverter chains is comparable to that of sidewall isolated structures. This is further indication of the viability of the CMP planarization process at isolation. Further work is needed to optimize CMP conditions for isolation, but all indications to date are that it is a viable process for planarization
Keywords :
isolation technology; polishing; semiconductor technology; silicon-on-insulator; surface treatment; 0.25 micron; 0.35 micron; CMP planarization; SOI; contamination; electrical leakage; inverter chains; mechanical damage; mesa isolation; transistors; Atomic force microscopy; Contamination; Etching; Geometry; Length measurement; Lithography; MOS devices; Oxidation; Planarization; Pollution measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI Conference, 1995. Proceedings., 1995 IEEE International
Conference_Location :
Tucson, AZ
Print_ISBN :
0-7803-2547-8
Type :
conf
DOI :
10.1109/SOI.1995.526485
Filename :
526485
Link To Document :
بازگشت