DocumentCode :
3490418
Title :
Experimental assessment of logic circuit performance variability with regular fabrics at 90nm technology node
Author :
Choi, Sungdae ; Ikeuchi, Katsuyuki ; Kim, Hyunkyung ; Inagaki, Kenichi ; Murakata, Masami ; Nishiguchi, Nobuyuki ; Takamiya, Makoto ; Sakurai, Takayasu
Author_Institution :
Univ. of Tokyo, Tokyo
fYear :
2008
fDate :
15-19 Sept. 2008
Firstpage :
50
Lastpage :
53
Abstract :
Regular fabric structure is expected to reduce the process variations and increase the yield in sub-micron technology regime. Few experimental assessments, however, for the effectiveness of the regular structures has been carried out yet. In this paper, three kinds of circuit blocks are implemented with four kinds of layout styles with different regularity, and the effect of regularity on the circuit performance variations is evaluated. A test chip is fabricated with 90 nm CMOS logic process and measured results show that the regular structure increases average delay, and the worst delay of the regular structure is not better than the worst delay of normal circuits with irregular standard cells.
Keywords :
CMOS logic circuits; delay circuits; nanotechnology; CMOS logic process; circuit blocks; logic circuit performance variability; nanotechnology node; normal circuits; regular fabric structure; size 90 nm; sub-micron technology regime; worst delay; CMOS logic circuits; CMOS process; Circuit optimization; Circuit testing; Delay; Fabrics; Logic circuits; Logic testing; Measurement standards; Semiconductor device measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. ESSCIRC 2008. 34th European
Conference_Location :
Edinburgh
ISSN :
1930-8833
Print_ISBN :
978-1-4244-2361-3
Electronic_ISBN :
1930-8833
Type :
conf
DOI :
10.1109/ESSCIRC.2008.4681789
Filename :
4681789
Link To Document :
بازگشت